a8( Q$ti,omap3-gta04ti,omap36xxti,omap3 +7Goldelico GTA04A4chosenaliases=/ocp@68000000/i2c@48070000B/ocp@68000000/i2c@48072000G/ocp@68000000/i2c@48060000L/ocp@68000000/serial@4806a000T/ocp@68000000/serial@4806c000\/ocp@68000000/serial@49020000d/ocp@68000000/serial@49042000l/spi_lcd/td028ttec1@0cpus+cpu@0arm,cortex-a8ucpucpus 'O 57pmu@54000000arm,cortex-a8-pmuTdebugsssocti,omap-inframpu ti,omap3-mpumpuiva ti,iva2.2ivadsp ti,omap3-c64ocp@68000000ti,omap3-l3-smxsimple-bush +l3_mainl4@48000000ti,omap3-l4-coresimple-bus+ Hscm@2000ti,omap3-scmsimple-bus + pinmux@30 ti,omap3-padconfpinctrl-single08+#@defaultNpinmux_hsusb2_pins0X      lrpinmux_uart1_pinsXRLlrpinmux_uart2_pinsXJHlrpinmux_uart3_pinsXnplrpinmux_mmc1_pins0Xlrbacklight_pins_pimnuxXlrpinmux_dss_dpi_pinsXlrhdq_pinsXlrpinmux_bma180_pinsX lrpinmux_itg3200_pinsXlrpinmux_hmc5843_pinsXlrpinmux_twl4030_pinsXAlrscm_conf@270sysconsimple-busp0+ p0lrpbias_regulator@2b0ti,pbias-omap3ti,pbias-omapzpbias_mmc_omap2430pbias_mmc_omap2430w@-lrclocks+mcbsp5_mux_fck@68ti,composite-mux-clockhl r mcbsp5_fckti,composite-clock lrmcbsp1_mux_fck@4ti,composite-mux-clockl r mcbsp1_fckti,composite-clock lrmcbsp2_mux_fck@4ti,composite-mux-clock lrmcbsp2_fckti,composite-clock lrmcbsp3_mux_fck@68ti,composite-mux-clock hlrmcbsp3_fckti,composite-clocklrmcbsp4_mux_fck@68ti,composite-mux-clock hlrmcbsp4_fckti,composite-clocklrclockdomainspinmux@a00 ti,omap3-padconfpinctrl-single \+#pinmux_twl4030_vpins Xlraes@480c5000 ti,omap3-aesaesH PPABtxrxprm@48306000 ti,omap3-prmH0`@ clocks+virt_16_8m_ck fixed-clockYlrosc_sys_ck@d40 ti,mux-clock @lrsys_ck@1270ti,divider-clockplrsys_clkout1@d70ti,gate-clock pdpll3_x2_ckfixed-factor-clock&dpll3_m2x2_ckfixed-factor-clock&lrdpll4_x2_ckfixed-factor-clock&corex2_fckfixed-factor-clock&l r wkup_l4_ickfixed-factor-clock&lOrOcorex2_d3_fckfixed-factor-clock &lrcorex2_d5_fckfixed-factor-clock &lrclockdomainscm@48004000 ti,omap3-cmH@@clocks+dummy_apb_pclk fixed-clockomap_32k_fck fixed-clocklArAvirt_12m_ck fixed-clocklrvirt_13m_ck fixed-clock]@lrvirt_19200000_ck fixed-clock$lrvirt_26000000_ck fixed-clocklrvirt_38_4m_ck fixed-clockIlrdpll4_ck@d00ti,omap3-dpll-per-j-type-clock D 0lrdpll4_m2_ck@d48ti,divider-clock? Hl!r!dpll4_m2x2_mul_ckfixed-factor-clock!&l"r"dpll4_m2x2_ck@d00ti,hsdiv-gate-clock" 0l#r#omap_96m_alwon_fckfixed-factor-clock#&l*r*dpll3_ck@d00ti,omap3-dpll-core-clock @ 0lrdpll3_m3_ck@1140ti,divider-clock@l$r$dpll3_m3x2_mul_ckfixed-factor-clock$&l%r%dpll3_m3x2_ck@d00ti,hsdiv-gate-clock%  0l&r&emu_core_alwon_ckfixed-factor-clock&&lcrcsys_altclk fixed-clockl/r/mcbsp_clks fixed-clocklrdpll3_m2_ck@d40ti,divider-clock @lrcore_ckfixed-factor-clock&l'r'dpll1_fck@940ti,divider-clock' @l(r(dpll1_ck@904ti,omap3-dpll-clock(  $ @ 4lrdpll1_x2_ckfixed-factor-clock&l)r)dpll1_x2m2_ck@944ti,divider-clock) Dl=r=cm_96m_fckfixed-factor-clock*&l+r+omap_96m_fck@d40 ti,mux-clock+ @lFrFdpll4_m3_ck@e40ti,divider-clock @l,r,dpll4_m3x2_mul_ckfixed-factor-clock,&l-r-dpll4_m3x2_ck@d00ti,hsdiv-gate-clock- 0l.r.omap_54m_fck@d40 ti,mux-clock./ @l9r9cm_96m_d2_fckfixed-factor-clock+&l0r0omap_48m_fck@d40 ti,mux-clock0/ @l1r1omap_12m_fckfixed-factor-clock1&lHrHdpll4_m4_ck@e40ti,divider-clock @l2r2dpll4_m4x2_mul_ckti,fixed-factor-clock2FTal3r3dpll4_m4x2_ck@d00ti,gate-clock3 0alrdpll4_m5_ck@f40ti,divider-clock?@l4r4dpll4_m5x2_mul_ckti,fixed-factor-clock4FTal5r5dpll4_m5x2_ck@d00ti,hsdiv-gate-clock5 0alkrkdpll4_m6_ck@1140ti,divider-clock?@l6r6dpll4_m6x2_mul_ckfixed-factor-clock6&l7r7dpll4_m6x2_ck@d00ti,hsdiv-gate-clock7 0l8r8emu_per_alwon_ckfixed-factor-clock8&ldrdclkout2_src_gate_ck@d70 ti,composite-no-wait-gate-clock' pl:r:clkout2_src_mux_ck@d70ti,composite-mux-clock'+9 pl;r;clkout2_src_ckti,composite-clock:;l<r<sys_clkout2@d70ti,divider-clock<@ ptmpu_ckfixed-factor-clock=&l>r>arm_fck@924ti,divider-clock> $emu_mpu_alwon_ckfixed-factor-clock>&lerel3_ick@a40ti,divider-clock' @l?r?l4_ick@a40ti,divider-clock? @l@r@rm_ick@c40ti,divider-clock@ @gpt10_gate_fck@a00ti,composite-gate-clock  lBrBgpt10_mux_fck@a40ti,composite-mux-clockA @lCrCgpt10_fckti,composite-clockBCgpt11_gate_fck@a00ti,composite-gate-clock  lDrDgpt11_mux_fck@a40ti,composite-mux-clockA @lErEgpt11_fckti,composite-clockDEcore_96m_fckfixed-factor-clockF&lrmmchs2_fck@a00ti,wait-gate-clock lrmmchs1_fck@a00ti,wait-gate-clock lri2c3_fck@a00ti,wait-gate-clock lri2c2_fck@a00ti,wait-gate-clock lri2c1_fck@a00ti,wait-gate-clock lrmcbsp5_gate_fck@a00ti,composite-gate-clock  lrmcbsp1_gate_fck@a00ti,composite-gate-clock  l r core_48m_fckfixed-factor-clock1&lGrGmcspi4_fck@a00ti,wait-gate-clockG lrmcspi3_fck@a00ti,wait-gate-clockG lrmcspi2_fck@a00ti,wait-gate-clockG lrmcspi1_fck@a00ti,wait-gate-clockG lruart2_fck@a00ti,wait-gate-clockG lruart1_fck@a00ti,wait-gate-clockG  lrcore_12m_fckfixed-factor-clockH&lIrIhdq_fck@a00ti,wait-gate-clockI lrcore_l3_ickfixed-factor-clock?&lJrJsdrc_ick@a10ti,wait-gate-clockJ lrgpmc_fckfixed-factor-clockJ&core_l4_ickfixed-factor-clock@&lKrKmmchs2_ick@a10ti,omap3-interface-clockK lrmmchs1_ick@a10ti,omap3-interface-clockK lrhdq_ick@a10ti,omap3-interface-clockK lrmcspi4_ick@a10ti,omap3-interface-clockK lrmcspi3_ick@a10ti,omap3-interface-clockK lrmcspi2_ick@a10ti,omap3-interface-clockK lrmcspi1_ick@a10ti,omap3-interface-clockK lri2c3_ick@a10ti,omap3-interface-clockK lri2c2_ick@a10ti,omap3-interface-clockK lri2c1_ick@a10ti,omap3-interface-clockK lruart2_ick@a10ti,omap3-interface-clockK lruart1_ick@a10ti,omap3-interface-clockK  lrgpt11_ick@a10ti,omap3-interface-clockK  lrgpt10_ick@a10ti,omap3-interface-clockK  lrmcbsp5_ick@a10ti,omap3-interface-clockK  lrmcbsp1_ick@a10ti,omap3-interface-clockK  lromapctrl_ick@a10ti,omap3-interface-clockK lrdss_tv_fck@e00ti,gate-clock9lrdss_96m_fck@e00ti,gate-clockFlrdss2_alwon_fck@e00ti,gate-clocklrdummy_ck fixed-clockgpt1_gate_fck@c00ti,composite-gate-clock lLrLgpt1_mux_fck@c40ti,composite-mux-clockA @lMrMgpt1_fckti,composite-clockLMaes2_ick@a10ti,omap3-interface-clockK lrwkup_32k_fckfixed-factor-clockA&lNrNgpio1_dbck@c00ti,gate-clockN lrsha12_ick@a10ti,omap3-interface-clockK lrwdt2_fck@c00ti,wait-gate-clockN lrwdt2_ick@c10ti,omap3-interface-clockO lrwdt1_ick@c10ti,omap3-interface-clockO lrgpio1_ick@c10ti,omap3-interface-clockO lromap_32ksync_ick@c10ti,omap3-interface-clockO lrgpt12_ick@c10ti,omap3-interface-clockO lrgpt1_ick@c10ti,omap3-interface-clockO lrper_96m_fckfixed-factor-clock*&l r per_48m_fckfixed-factor-clock1&lPrPuart3_fck@1000ti,wait-gate-clockP lrgpt2_gate_fck@1000ti,composite-gate-clocklQrQgpt2_mux_fck@1040ti,composite-mux-clockA@lRrRgpt2_fckti,composite-clockQRgpt3_gate_fck@1000ti,composite-gate-clocklSrSgpt3_mux_fck@1040ti,composite-mux-clockA@lTrTgpt3_fckti,composite-clockSTgpt4_gate_fck@1000ti,composite-gate-clocklUrUgpt4_mux_fck@1040ti,composite-mux-clockA@lVrVgpt4_fckti,composite-clockUVgpt5_gate_fck@1000ti,composite-gate-clocklWrWgpt5_mux_fck@1040ti,composite-mux-clockA@lXrXgpt5_fckti,composite-clockWXgpt6_gate_fck@1000ti,composite-gate-clocklYrYgpt6_mux_fck@1040ti,composite-mux-clockA@lZrZgpt6_fckti,composite-clockYZgpt7_gate_fck@1000ti,composite-gate-clockl[r[gpt7_mux_fck@1040ti,composite-mux-clockA@l\r\gpt7_fckti,composite-clock[\gpt8_gate_fck@1000ti,composite-gate-clock l]r]gpt8_mux_fck@1040ti,composite-mux-clockA@l^r^gpt8_fckti,composite-clock]^gpt9_gate_fck@1000ti,composite-gate-clock l_r_gpt9_mux_fck@1040ti,composite-mux-clockA@l`r`gpt9_fckti,composite-clock_`per_32k_alwon_fckfixed-factor-clockA&laragpio6_dbck@1000ti,gate-clockalrgpio5_dbck@1000ti,gate-clockalrgpio4_dbck@1000ti,gate-clockalrgpio3_dbck@1000ti,gate-clockalrgpio2_dbck@1000ti,gate-clocka lrwdt3_fck@1000ti,wait-gate-clocka lrper_l4_ickfixed-factor-clock@&lbrbgpio6_ick@1010ti,omap3-interface-clockblrgpio5_ick@1010ti,omap3-interface-clockblrgpio4_ick@1010ti,omap3-interface-clockblrgpio3_ick@1010ti,omap3-interface-clockblrgpio2_ick@1010ti,omap3-interface-clockb lrwdt3_ick@1010ti,omap3-interface-clockb lruart3_ick@1010ti,omap3-interface-clockb lruart4_ick@1010ti,omap3-interface-clockblrgpt9_ick@1010ti,omap3-interface-clockb lrgpt8_ick@1010ti,omap3-interface-clockb lrgpt7_ick@1010ti,omap3-interface-clockblrgpt6_ick@1010ti,omap3-interface-clockblrgpt5_ick@1010ti,omap3-interface-clockblrgpt4_ick@1010ti,omap3-interface-clockblrgpt3_ick@1010ti,omap3-interface-clockblrgpt2_ick@1010ti,omap3-interface-clockblrmcbsp2_ick@1010ti,omap3-interface-clockblrmcbsp3_ick@1010ti,omap3-interface-clockblrmcbsp4_ick@1010ti,omap3-interface-clockblrmcbsp2_gate_fck@1000ti,composite-gate-clockl r mcbsp3_gate_fck@1000ti,composite-gate-clocklrmcbsp4_gate_fck@1000ti,composite-gate-clocklremu_src_mux_ck@1140 ti,mux-clockcde@lfrfemu_src_ckti,clkdm-gate-clockflgrgpclk_fck@1140ti,divider-clockg@pclkx2_fck@1140ti,divider-clockg@atclk_fck@1140ti,divider-clockg@traceclk_src_fck@1140 ti,mux-clockcde@lhrhtraceclk_fck@1140ti,divider-clockh @secure_32k_fck fixed-clocklirigpt12_fckfixed-factor-clocki&wdt1_fckfixed-factor-clocki&security_l4_ick2fixed-factor-clock@&ljrjaes1_ick@a14ti,omap3-interface-clockj rng_ick@a14ti,omap3-interface-clockj sha11_ick@a14ti,omap3-interface-clockj des1_ick@a14ti,omap3-interface-clockj cam_mclk@f00ti,gate-clockkacam_ick@f10!ti,omap3-no-wait-interface-clock@lrcsi2_96m_fck@f00ti,gate-clocklrsecurity_l3_ickfixed-factor-clock?&llrlpka_ick@a14ti,omap3-interface-clockl icr_ick@a10ti,omap3-interface-clockK des2_ick@a10ti,omap3-interface-clockK mspro_ick@a10ti,omap3-interface-clockK mailboxes_ick@a10ti,omap3-interface-clockK ssi_l4_ickfixed-factor-clock@&lsrssr1_fck@c00ti,wait-gate-clock sr2_fck@c00ti,wait-gate-clock sr_l4_ickfixed-factor-clock@&dpll2_fck@40ti,divider-clock'@lmrmdpll2_ck@4ti,omap3-dpll-clockm$@4lnrndpll2_m2_ck@44ti,divider-clocknDloroiva2_ck@0ti,wait-gate-clockolrmodem_fck@a00ti,omap3-interface-clock lrsad2d_ick@a10ti,omap3-interface-clock? lrmad2d_ick@a18ti,omap3-interface-clock? lrmspro_fck@a00ti,wait-gate-clock ssi_ssr_gate_fck_3430es2@a00 ti,composite-no-wait-gate-clock  lprpssi_ssr_div_fck_3430es2@a40ti,composite-divider-clock  @$lqrqssi_ssr_fck_3430es2ti,composite-clockpqlrrrssi_sst_fck_3430es2fixed-factor-clockr&lrhsotgusb_ick_3430es2@a10"ti,omap3-hsotgusb-interface-clockJ lrssi_ick_3430es2@a10ti,omap3-ssi-interface-clocks lrusim_gate_fck@c00ti,composite-gate-clockF  l~r~sys_d2_ckfixed-factor-clock&luruomap_96m_d2_fckfixed-factor-clockF&lvrvomap_96m_d4_fckfixed-factor-clockF&lwrwomap_96m_d8_fckfixed-factor-clockF&lxrxomap_96m_d10_fckfixed-factor-clockF& lyrydpll5_m2_d4_ckfixed-factor-clockt&lzrzdpll5_m2_d8_ckfixed-factor-clockt&l{r{dpll5_m2_d16_ckfixed-factor-clockt&l|r|dpll5_m2_d20_ckfixed-factor-clockt&l}r}usim_mux_fck@c40ti,composite-mux-clock(uvwxyz{|} @lrusim_fckti,composite-clock~usim_ick@c10ti,omap3-interface-clockO  lrdpll5_ck@d04ti,omap3-dpll-clock  $ L 4lrdpll5_m2_ck@d50ti,divider-clock Pltrtsgx_gate_fck@b00ti,composite-gate-clock' lrcore_d3_ckfixed-factor-clock'&lrcore_d4_ckfixed-factor-clock'&lrcore_d6_ckfixed-factor-clock'&lromap_192m_alwon_fckfixed-factor-clock#&lrcore_d2_ckfixed-factor-clock'&lrsgx_mux_fck@b40ti,composite-mux-clock + @lrsgx_fckti,composite-clocksgx_ick@b10ti,wait-gate-clock? lrcpefuse_fck@a08ti,gate-clock lrts_fck@a08ti,gate-clockA lrusbtll_fck@a08ti,wait-gate-clockt lrusbtll_ick@a18ti,omap3-interface-clockK lrmmchs3_ick@a10ti,omap3-interface-clockK lrmmchs3_fck@a00ti,wait-gate-clock lrdss1_alwon_fck_3430es2@e00ti,dss-gate-clockalrdss_ick_3430es2@e10ti,omap3-dss-interface-clock@lrusbhost_120m_fck@1400ti,gate-clocktlrusbhost_48m_fck@1400ti,dss-gate-clock1lrusbhost_ick@1410ti,omap3-dss-interface-clock@lruart4_fck@1000ti,wait-gate-clockPlrclockdomainscore_l3_clkdmti,clockdomaindpll3_clkdmti,clockdomaindpll1_clkdmti,clockdomainper_clkdmti,clockdomainlemu_clkdmti,clockdomaingdpll4_clkdmti,clockdomainwkup_clkdmti,clockdomain$dss_clkdmti,clockdomaincore_l4_clkdmti,clockdomaincam_clkdmti,clockdomainiva2_clkdmti,clockdomaindpll2_clkdmti,clockdomainnd2d_clkdmti,clockdomain dpll5_clkdmti,clockdomainsgx_clkdmti,clockdomainusbhost_clkdmti,clockdomain counter@48320000ti,omap-counter32kH2  counter_32kinterrupt-controller@48200000ti,omap3-intcH lrdma-controller@48056000"ti,omap3630-sdmati,omap3430-sdmaH`  `lrgpio@48310000ti,omap3-gpioH1gpio1 l r gpio@49050000ti,omap3-gpioIgpio2 lrgpio@49052000ti,omap3-gpioI gpio3 gpio@49054000ti,omap3-gpioI@ gpio4 lrgpio@49056000ti,omap3-gpioI`!gpio5 gpio@49058000ti,omap3-gpioI"gpio6 lrserial@4806a000ti,omap3-uartH H12txrxuart1l@defaultNserial@4806c000ti,omap3-uartHI34txrxuart2l@defaultNserial@49020000ti,omap3-uartIJ56txrxuart3l@defaultNi2c@48070000 ti,omap3-i2cH8txrx+i2c1'@twl@48H  ti,twl4030@defaultNaudioti,twl4030-audio+codec;powerti,twl4030-powerOrtcti,twl4030-rtc bciti,twl4030-bci _m0ywatchdogti,twl4030-wdtregulator-vaux1ti,twl4030-vaux1&%-regulator-vaux2ti,twl4030-vaux2**regulator-vaux3ti,twl4030-vaux3&%&%regulator-vaux4ti,twl4030-vaux4*0lrregulator-vdd1ti,twl4030-vdd1 ' lrregulator-vdacti,twl4030-vdacw@w@lrregulator-vioti,twl4030-vioregulator-vintana1ti,twl4030-vintana1regulator-vintana2ti,twl4030-vintana2regulator-vintdigti,twl4030-vintdigregulator-vmmc1ti,twl4030-vmmc1:0lrregulator-vmmc2ti,twl4030-vmmc2:0regulator-vusb1v5ti,twl4030-vusb1v5lrregulator-vusb1v8ti,twl4030-vusb1v8lrregulator-vusb3v1ti,twl4030-vusb3v1lrregulator-vpll1ti,twl4030-vpll1regulator-vpll2ti,twl4030-vpll2w@w@lrregulator-vsimti,twl4030-vsim*0gpioti,twl4030-gpio twl4030-usbti,twl4030-usb lrpwmti,twl4030-pwmpwmledti,twl4030-pwmledpwrbuttonti,twl4030-pwrbuttonkeypadti,twl4030-keypad disabledmadcti,twl4030-madc i2c@48072000 ti,omap3-i2cH 9txrx+i2c2bmp085@77 bosch,bmp085w bma180@41 bosch,bma180A@default itg3200@68invensense,itg3200h@defaultN tca6507@45 ti,tca6507+E lrred_aux@0'gta04:red:auxgreen_aux@1'gta04:green:auxred_power@3'gta04:red:power -default-ongreen_power@4'gta04:green:powerwifi_reset@6gpiohmc5843@1ehoneywell,hmc5883l@defaultN tsc2007@48 ti,tsc2007H  CIXm24lr64@50 at,24c64Pi2c@48060000 ti,omap3-i2cH=txrx+i2c3mailbox@48094000ti,omap3-mailboxmailboxH @Yewdsp  spi@48098000ti,omap2-mcspiH A+mcspi1@#$%&'()* tx0rx0tx1rx1tx2rx2tx3rx3spi@4809a000ti,omap2-mcspiH B+mcspi2 +,-.tx0rx0tx1rx1spi@480b8000ti,omap2-mcspiH [+mcspi3 tx0rx0tx1rx1spi@480ba000ti,omap2-mcspiH 0+mcspi4FGtx0rx01w@480b2000 ti,omap3-1wH :hdq1w@defaultNmmc@4809c000ti,omap3-hsmmcH Smmc1=>txrx@defaultNmmc@480b4000ti,omap3-hsmmcH @Vmmc2/0txrxmmc@480ad000ti,omap3-hsmmcH ^mmc3MNtxrx disabledmmu@480bd400 ti,omap2-iommuH mmu_ispl r mmu@5d000000 ti,omap2-iommu]mmu_iva disabledwdt@48314000 ti,omap3-wdtH1@ wd_timer2mcbsp@48074000ti,omap3-mcbspH@)mpu ;< 3commontxrxCmcbsp1 txrxfck disabledmcbsp@49022000ti,omap3-mcbspI I )mpusidetone>?3commontxrxsidetoneCmcbsp2mcbsp2_sidetone!"txrxfckickokayl r mcbsp@49024000ti,omap3-mcbspI@I )mpusidetoneYZ3commontxrxsidetoneCmcbsp3mcbsp3_sidetonetxrxfckick disabledmcbsp@49026000ti,omap3-mcbspI`)mpu 67 3commontxrxCmcbsp4txrxfckokayl r mcbsp@48096000ti,omap3-mcbspH `)mpu QR 3commontxrxCmcbsp5txrxfck disabledsham@480c3000ti,omap3-shamshamH 0d1Erxsmartreflex@480cb000ti,omap3-smartreflex-coresmartreflex_coreH smartreflex@480c9000ti,omap3-smartreflex-ivasmartreflex_mpu_ivaH timer@48318000ti,omap3430-timerH1%timer1Rtimer@49032000ti,omap3430-timerI &timer2timer@49034000ti,omap3430-timerI@'timer3timer@49036000ti,omap3430-timerI`(timer4timer@49038000ti,omap3430-timerI)timer5atimer@4903a000ti,omap3430-timerI*timer6atimer@4903c000ti,omap3430-timerI+timer7atimer@4903e000ti,omap3430-timerI,timer8natimer@49040000ti,omap3430-timerI-timer9ntimer@48086000ti,omap3430-timerH`.timer10ntimer@48088000ti,omap3430-timerH/timer11nlrtimer@48304000ti,omap3430-timerH0@_timer12R{usbhstll@48062000 ti,usbhs-tllH N usb_tll_hsusbhshost@48064000ti,usbhs-hostH@ usb_host_hs+ ehci-phyohci@48064400ti,ohci-omap3HD Lehci@48064800 ti,ehci-omapHH Mgpmc@6e000000ti,omap3430-gpmcgpmcnrxtx+ 0lrnand@0,0ti,omap2-nand  bch8, ,*"=,P(_6n@}RR(+x-loader@0 'X-Loaderbootloaders@80000'U-Bootbootloaders_env@260000 'U-Boot Env&kernel@280000'Kernel(@filesystem@680000 'File Systemhusb_otg_hs@480ab000ti,omap3-musbH \]3mcdma usb_otg_hs  usb2-phy2dss@48050000 ti,omap3-dssHokay dss_corefck+@defaultNdispc@48050400ti,omap3-dispcH dss_dispcfckencoder@4804fc00 ti,omap3-dsiHH@H )protophypll disabled dss_dsi1 fcksys_clkencoder@48050800ti,omap3-rfbiH disabled dss_rfbifckickencoder@48050c00ti,omap3-vencH okay dss_vencfcktv_dac_clk.portendpoint:JVlrportendpoint:ilrssi-controller@48058000 ti,omap3-ssissiokHH)sysgddG3gdd_mpu+ r ssi_ssr_fckssi_sst_fckssi_ickssi-port@4805a000ti,omap3-ssi-portHH)txrx CDssi-port@4805b000ti,omap3-ssi-portHH)txrx EFserial@49042000ti,omap3-uartI PQRtxrxuart4lregulator-abb-mpu ti,abb-v1 abb_mpu_iva+H0rH0h)base-addressint-addresst`sO7pinmux@480025a0 ti,omap3-padconfpinctrl-singleH%\+#@defaultNpinmux_hsusb2_2_pins0XPRT V X Z lrspi_gpio_pinmux X8FHDlrisp@480bc000 ti,omap3-ispH H  zports+bandgap@48002524H%$ti,omap36xx-bandgapmemory@80000000umemory gpio-keys gpio-keysaux-button'aux C soundti,omap-twl4030gta04 sound_telephonysimple-audio-card GTA04 voice% G fi2ssimple-audio-card,cpu simple-audio-card,codecl r gsm_codecoption,gtm601lrspi_lcd spi-gpio+@defaultN        td028ttec1@0toppoly,td028ttec1'lcdportendpoint:lrbacklightpwm-backlight backlight,  (2<FPZd  @defaultNdmtimer-pwmti,omap-dmtimer-pwm .lrhsusb2_phyusb-nop-xceiv 8lrconnectorsvideo-connector'tvportendpoint:lropa362 ti,opa362 D ports+port@0endpoint:lrport@1endpoint:lrwifi_pwrseqmmc-pwrseq-simple 8lr compatibleinterrupt-parent#address-cells#size-cellsmodeli2c0i2c1i2c2serial0serial1serial2serial3display0device_typeregclocksclock-namesclock-latencyoperating-pointscpu0-supplyinterruptsti,hwmodsranges#interrupt-cellsinterrupt-controllerpinctrl-single,register-widthpinctrl-single,function-maskpinctrl-namespinctrl-0pinctrl-single,pinslinux,phandlesysconregulator-nameregulator-min-microvoltregulator-max-microvolt#clock-cellsti,bit-shiftdmasdma-namesclock-frequencyti,max-divti,index-starts-at-oneclock-multclock-divti,set-bit-to-disableti,clock-multti,clock-divti,set-rate-parentti,index-power-of-twoti,low-power-stopti,lockti,low-power-bypassti,dividers#dma-cellsdma-channelsdma-requeststi,gpio-always-ongpio-controller#gpio-cellsinterrupts-extendedti,enable-vibrati,ramp_delay_valueti,use_poweroffbci3v1-supplyti,bb-uvoltti,bb-uampregulator-always-onusb1v5-supplyusb1v8-supplyusb3v1-supplyusb_mode#phy-cells#pwm-cellskeypad,num-rowskeypad,num-columnsstatus#io-channel-cellspintcrl-0labellinux,default-triggergpiosti,x-plate-ohms#mbox-cellsti,mbox-num-usersti,mbox-num-fifosti,mbox-txti,mbox-rxti,spi-num-csti,dual-voltpbias-supplyvmmc-supplybus-widthti,non-removablecap-power-off-cardmmc-pwrseq#iommu-cellsti,#tlb-entriesreg-namesinterrupt-namesti,buffer-sizeti,timer-alwonti,timer-dspti,timer-pwmti,timer-secureport2-modephysgpmc,num-csgpmc,num-waitpinsnand-bus-widthti,nand-ecc-optgpmc,sync-clk-psgpmc,cs-on-nsgpmc,cs-rd-off-nsgpmc,cs-wr-off-nsgpmc,adv-on-nsgpmc,adv-rd-off-nsgpmc,adv-wr-off-nsgpmc,we-off-nsgpmc,oe-off-nsgpmc,access-nsgpmc,rd-cycle-nsgpmc,wr-cycle-nsgpmc,wr-access-nsgpmc,wr-data-mux-bus-nsgpmc,device-widthmultipointnum-epsram-bitsinterface-typeusb-phyphy-namespowervdds_dsi-supplyvdda-supplyremote-endpointti,channelsti,invert-polaritydata-linesti,tranxdone-status-maskti,settling-timeti,clock-cyclesti,abb_infoiommusti,phy-type#thermal-sensor-cellslinux,codewakeup-sourceti,modelti,mcbspsimple-audio-card,namesimple-audio-card,bitclock-mastersimple-audio-card,frame-mastersimple-audio-card,formatsound-dai#sound-dai-cellsgpio-sckgpio-misogpio-mosics-gpiosnum-chipselectsspi-max-frequencyspi-cpolspi-cphapwmspwm-namesbrightness-levelsdefault-brightness-levelti,timersreset-gpiosenable-gpios